# CSE 431 Computer Architecture Fall 2015

# **Chapter 4D: VLIW Datapaths**

Mary Jane Irwin ( www.cse.psu.edu/~mji )

[Adapted from Computer Organization and Design, 5<sup>th</sup> Edition, Patterson & Hennessy, © 2014, MK With additional thanks/credits to Amir Roth, Milo Martin, CIS/UPenn]

CSE431 Chapter 4D.1 Irwin, PSU, 2015

#### Reminders

#### ■ This week

- Virtual memory hardware support (TLBs) P&H, 5.6-5.8
- VLIW datapaths P&H 4.10

#### Next week

- Exam 1, Tuesday, October 6<sup>th</sup>, 20:15 to 22:15, Location 22 Deike
- Static SuperScalar (SS) datapaths P&H 4.10 and 6.4 (and my slides)

#### Reminders

- HW3 dropbox closes midnight Oct 1<sup>st</sup>
- Quiz 3 dropbox closes midnight Oct 4th
- Second (and last) evening exam scheduled
  - Tuesday, November 17, 20:15 to 22:15, Location 22 Deike
  - Please let me know ASAP if you have a conflict !!

CSE431 Chapter 4D.2 Irwin, PSU, 2015

### **Extracting Yet More Performance**

- □ Increase the depth of the pipeline to increase the clock rate (CPI still 1, IC unchanged) superpipelining
  - The more stages in the pipeline, the more forwarding/hazard hardware needed and the more pipeline latch overhead (i.e., the pipeline latch accounts for a larger and larger percentage of the clock cycle time)
- □ Fetch (and execute) more than one instructions at one time (expand every pipeline stage to accommodate multiple instructions) – multiple-issue
  - The instruction execution rate, CPI, will be less than 1, so instead we use IPC: instructions per clock cycle
    - E.g., a 6 GHz, four-way multiple-issue core can execute at a peak rate of 24 billion instructions per second with a best case CPI of 0.25 or a best case IPC of 4
  - If the datapath has a five stage pipeline, how many instructions are active in the pipeline at any given time?

CSE431 Chapter 4D.3 Irwin, PSU, 2015

### **Types of Code Parallelism**

- □ Instruction-level parallelism (ILP) of a program a measure of the average number of instructions in a program that a core *might* be able to execute at the same time
  - Mostly determined by the number of true (data) dependencies and procedural (control) dependencies in relation to the number of other instructions
  - If you had a large enough datapath, ILP would determine the limit on how fast a program could run.

Data-level parallelism (DLP) Data-level parallelism (DLP) Do I = 1 TO 100 A[I] = A[I] + 1 CONTINUE

- The example shown has lots of data parallelism but almost no instruction parallelism if compiled in the obvious way.
- Loop unrolling is a common compiler optimization. If completely unrolled, and if we had 100 arithmetic/addressing units and 100 memory ports, we could achieve a speedup of 100 over a scalar core.

CSE431 Chapter 4D.4 Irwin, PSU, 2015

#### **Datapath (Core) Parallelism**

- Machine-level parallelism of a datapath a measure of the ability of the datapath to take advantage of the ILP of the program
  - Determined by the number of instructions that can be fetched and executed at the same time
- □ To achieve high performance, need *both* instruction-level parallelism and machine-level parallelism
- Some additional examples
  - SIMD instructions, short-vector packed data
  - Multithreading (MT)
  - Simultaneous Multithreading (SMT) (aka as Hyperthreading)
  - Multicore, homogeneous and heterogeneous (GPGPUs)
  - Multiprocessor
  - others?

CSE431 Chapter 4D.5 Irwin, PSU, 2015

### **Multiple Instruction Issue Possibilities**

- □ Fetch and issue **more than one** instruction in a cycle
- 1. Statically-scheduled (in-order)
  - Very Long Instruction Word (VLIW) e.g., TransMeta (4-wide)
    - Compiler figures out what can be done in parallel, so the hardware can be dumb and low power
    - Compiler must group parallel instr's, requires new binaries
  - SuperScalar e.g., Pentium (2-wide), ARM Cortex-A8 (2-wide)
    - Hardware figures out what can be done in parallel
    - Executes unmodified sequential programs
  - Explicitly Parallel Instruction Computing (EPIC) e.g., Intel Itanium (6-wide)
    - A compromise: compiler does some, hardware does the rest

#### 2. Dynamically-scheduled (out-of-order) SuperScalar

- Hardware dynamically determines what can be done in parallel (can extract much more ILP with OOO processing)
- E.g., Intel Core i7 (4-wide, 8-way SMT, 4 cores/chip), IBM Power8 (8-wide, 8-way SMT, 12 cores/chip)

CSE431 Chapter 4D.6

## **Multiple-Issue Datapath Responsibilities**

- Must handle, with a combination of hardware and software fixes, the fundamental limitations of
  - How many instructions to issue in one clock cycle
  - Storage (data) dependencies → data hazards
    - Limitation more severe in a in-order SuperScalar/VLIW core due to (usually) low ILP
  - Procedural dependencies → control hazards
    - Ditto, but even more severe
    - Use dynamic branch prediction to help resolve the ILP issue
    - Use loop unrolling (in the compiler) to increase ILP and reduce the occurrence of branches
  - Resource conflicts → structural hazards
    - A multiple-issue datapath has a much larger number of potential resource conflicts
    - Functional units may have to arbitrate for result buses and RF write ports
    - Resource conflicts can often be eliminated by duplicating the resource or by pipelining the resource

CSE431 Chapter 4D.7 Irwin, PSU, 2015

## A Quick Overview of Dependence Analysis

□ To what extent can the compiler (or the datapath) reorder instructions? Are there execution-order constraints?

| original    | possible?   | possible?           |
|-------------|-------------|---------------------|
| instr 1     | instr 2     | instr 1 and instr 2 |
| instr 2     | instr 1     | simultaneous        |
| consecutive | consecutive |                     |

- □ Instruction dependencies imply that reordering instructions is not possible
  - true dependence (or, data dep., flow dep.) (cannot reorder)

a = .. = aRAW, read after write

anti-dependence (renaming allows reordering)

. = aa = . WAR, write after read

• output dependence (renaming allows reordering)

a = .a = .WAW, write after write

CSE431 Chapter 4D.8 Irwin, PSU, 2015

## **Implications of Instruction Dependencies**

- □ Instruction dependencies imply that reordering instructions is not possible
  - control dependence (reordering might be possible, but how and when would you know?)

```
beq $s0, $s1, Label
a = .
Label: . = a
```

- input "dependence" (reordering is possible)
  - . = a . = a RAR, read after read (as long as . is to a different storage location (in DM or the RF))
- loop dependence (renaming allows reordering, but how many?)

a = . in one iteration of the loop

a = . in a later iteration of the loop, the same instruction

- Instruction dependencies produce a graph of the program, which can be analyzed for ILP
  - This must be a conservative analysis any dependence which cannot be proved non-existent is assumed to exist

CSE431 Chapter 4D.9 Irwin, PSU, 2015

### **VLIW Multiple Issue Datapaths**

- □ VLIW multiple-issue datapath has the compiler statically decide which instructions to issue and execute simultaneously
  - Issue packet the set of instructions that are bundled together and issued in one clock cycle – think of it as one large instruction with multiple operations
    - Compiler guarantees that the instr's within a packet are independent (usually means some of the instr's in the packet are nops)
  - The mix of instructions in the packet (bundle) is usually restricted
     a single "instruction" with several predefined, "slotted" fields
  - The compiler does static branch prediction and code scheduling (with renaming) to reduce control hazards and eliminate WAW & WAR data hazards
- VLIW's have
  - Multiple functional units
  - Multi-ported register files
  - Wide program bus

CSE431 Chapter 4D.10

### **An Example: A VLIW MIPS**

□ Consider a 2-wide issue MIPS with a 2-instr packet that is fetched, decoded and issued for execution as a pair



- □ Data hazards?
  - Load-use (RAW) hazards have to be split by the compiler into two packets (since there is no way to forward if they are happening simultaneously)

CSE431 Chapter 4D.11 Irwin, PSU, 2015

## **Working Around Structural Hazards**

□ FETCH – 2-wide issue packets so fetch a 64-bit "instruction" packet (cache blocks of at least 8B)

| Address | Instruction type | Pipeline Stages |    |    |     |     |     |    |
|---------|------------------|-----------------|----|----|-----|-----|-----|----|
| n       | ALU/branch       | IF              | ID | EX | MEM | WB  |     |    |
| n + 4   | Load/store       | IF              | ID | EX | MEM | WB  |     |    |
| n + 8   | ALU/branch       |                 | IF | ID | EX  | MEM | WB  |    |
| n + 12  | Load/store       |                 | IF | ID | EX  | MEM | WB  |    |
| n + 16  | ALU/branch       |                 |    | IF | ID  | EX  | MEM | WB |
| n + 20  | Load/store       |                 |    | IF | ID  | EX  | MEM | WB |

- □ ID (and WB) Need a 4 read port and 2 write port RF and two decoders
- □ EX Need a separate memory address adder
- MEM Only one of the pair touches data memory (so no structural hazard there)

Irwin, PSU, 2015

CSE431 Chapter 4D.12



### **Code Scheduling Example**

Consider the following loop code

```
lp: lw $t0,0($s1) # $t0=array element
    addu $t0,$t0,$s2 # add scalar in $s2
    sw $t0,0($s1) # store result
    addi $s1,$s1,-4 # decrement pointer
    bne $s1,$0,lp # branch if $s1 != 0
```

- □ Compiler "schedules" the instr's to avoid pipeline stalls
  - Instructions in one bundle *must* be independent
  - Must separate load-use instructions from their loads by one cycle (we are assuming a use latency of one cycle)
  - Notice that the first two instructions have a load-use dependency (in red), the next two and last two have true (RAW) data dependencies (in blue and green)
  - Assume branches are perfectly predicted by the hardware

CSE431 Chapter 4D.14

#### The Scheduled Code (Not Unrolled)

|     | ALU or branch | Data transfer | СС |
|-----|---------------|---------------|----|
| lp: |               |               | 1  |
|     |               |               | 2  |
|     |               |               | 3  |
|     |               |               | 4  |
|     |               |               | 5  |

CSE431 Chapter 4D.15

Irwin, PSU, 2015

#### **Loop Unrolling**

- □ Compiler loop unrolling multiple copies of the loop body are made and instructions from different iterations are scheduled together as a way to increase ILP
- □ Apply loop unrolling (4 times for our example) and then schedule the resulting code
  - Reduces loop-control overhead
  - Schedule instr's so as to avoid load-use and other RAW hazards
  - Schedule instr's so as to obey loop-carried dependencies (RAW), e.g., store in one loop followed by a load of the same register in the next loop

```
. = a ;sw to memory location . a = . ;lw from memory location .
```

 During unrolling the compiler applies register renaming to eliminate all data dependencies that are not true data dependencies, i.e., WAW and WAR data hazards

CSE431 Chapter 4D.17

## **Unrolled Code Example**

CSE431 Chapter 4D.18

```
Ø($s1)
lp:
                           # $t0=array element
                -4($s1)
                           # $t1=array element
     lw
           $t2,-8($s1)
                           # $t2=array element
            $t3<mark>/</mark>-12/$s1)
     lw
                           # $t3=array element
                           # add scalar in $s2
     addu
           $t0,$t0,$s2
     addu
           $t1,$t1,$s2
                           # add scalar in $s2
           $t2,$t2,$s2
                           # add scalar in $s2
     addu
           $t3,$t3,$s2
                           # add scalar in $s2
     addu
                           # store result
                Ø($s1)
     SW
                -4($s1)
                           # store result
     SW
           $t2
                -8($s1)
                           # store result
            $t3/
                -12($s1)
                           # store result
     SW
     addi
                           # decrement pointer
                           # branch if $s1 != 0
     bne
           $s1,$0,lp
```

Irwin, PSU, 2015

## The Scheduled Code (Unrolled) ... almost

|     | ALU or branch |    | Data transfer  | СС |
|-----|---------------|----|----------------|----|
| lp: |               | lw | \$t0,0(\$s1)   | 1  |
|     |               | lw | \$t1,-4(\$s1)  | 2  |
|     |               | lw | \$t2,-8(\$s1)  | 3  |
|     |               | lw | \$t3,-12(\$s1) | 4  |
|     |               | sw | \$t0,0(\$s1)   | 5  |
|     |               | sw | \$t1,-4(\$s1)  | 6  |
|     |               | sw | \$t2,-8(\$s1)  | 7  |
|     |               | sw | \$t3,-12(\$s1) | 8  |

- □ First schedule the data transfers (which can't be done in less than 8 cycles)
  - Notice the abundant use of registers

CSE431 Chapter 4D.19 Irwin, PSU, 2015

|     |      | LU or branch               |    | Data transfer  | СС |
|-----|------|----------------------------|----|----------------|----|
| lp: |      |                            | lw | \$t0,0(\$s1)   | 1  |
|     |      | ,                          | 1w | \$t1,-4(\$s1)  | 2  |
|     | addu | \$t0,\$t0,\$s2             | lw | \$t2,-8(\$s1)  | 3  |
|     | addu | \$t1,\$t1,\$s <del>2</del> | lw | \$t3,-12(\$s1) | 4  |
|     | addu | \$t2,\$t2,\$s2             | sw | \$t0,0(\$s1)   | 5  |
|     | addu | \$t3,\$t3,\$s2             | sw | \$t1,-4(\$s1)  | 6  |
|     |      |                            | sw | \$t2,-8(\$s1)  | 7  |
|     | bne  | \$s1,\$0,lp                | sw | \$t3,-12(\$s1) | 8  |

■ Next schedule the data use instr's in 4 cycles, being sure to leave (at least) one cycle between the load and its data use

Irwin, PSU, 2015

□ And schedule the branch instr in the last slot

CSE431 Chapter 4D.20

# The Scheduled Code (Unrolled) ... almost

|     | <i>P</i> | ALU or branch  |    | Data transfer  | CC |
|-----|----------|----------------|----|----------------|----|
| lp: |          |                | lw | \$t0,0(\$s1)   | 1  |
|     |          |                | lw | \$t1,-4(\$s1)  | 2  |
|     | addu     | \$t0,\$t0,\$s2 | lw | \$t2,-8(\$s1)  | 3  |
|     | addu     | \$t1,\$t1,\$s2 | lw | \$t3,-12(\$s1) | 4  |
|     | addu     | \$t2,\$t2,\$s2 | sw | \$t0,0(\$s1)   | 5  |
|     | addu     | \$t3,\$t3,\$s2 | sw | \$t1,-4(\$s1)  | 6  |
|     |          |                | sw | \$t2,-8(\$s1)  | 7  |
|     | bne      | \$s1,\$0,lp    | sw | \$t3,-12(\$s1) | 8  |

□ One final instruction to schedule, where do we put the

addi \$s1,\$s1,-16

CSE431 Chapter 4D.21 Irwin, PSU, 2015

### The Scheduled Code (Unrolled)

|     | ALU or branch |                |    | Data transfer |             |        |   |
|-----|---------------|----------------|----|---------------|-------------|--------|---|
| lp: | addi          | \$s1,\$s1,-16  | lw | \$t0          | , 0 (       | \$s1)  | 1 |
|     |               |                | lw | \$t1          | 12          | (\$s1) | 2 |
|     | addu          | \$t0,\$t0,\$s2 | lw | \$t2          | , 8 (       | \$s1)  | 3 |
|     | addu          | \$t1,\$t1,\$s2 | lw | \$t3          | 4/          | \$s1)  | 4 |
|     | addu          | \$t2,\$t2,\$s2 | sw | \$t0          | <u>, 16</u> | (\$s1) | 5 |
|     | addu          | \$t3,\$t3,\$s2 | sw | \$t1          | 12          | (\$s1) | 6 |
|     |               |                | sw | \$t2          | 8 (         | \$s1)  | 7 |
|     | bne           | \$s1,\$0,lp    | sw | \$t3          | ,\4 (       | \$s1)  | 8 |

- □ Notice the adjustment in the memory address offsets
- □ Eight clock cycles to execute 14 instructions for a
  - CPI of 0.57 (versus the best case of 0.5)
  - IPC of 1.8 (versus the best case of 2.0), but at the cost of code size and more register use

CSE431 Chapter 4D.22

Irwin, PSU, 2015

## **Compiler Support for VLIW Cores**

- ☐ The compiler packs groups of independent instructions into the bundle
  - Done by code re-ordering (trace scheduling)
- The compiler uses loop unrolling to expose more ILP
  - Loop unrolling also reduces the number of conditional branches
- □ The compiler uses register renaming to solve name dependencies (WAR (anti) and WAW (output)) and ensures no load-use hazards occur by scheduling loaduse instr's appropriately
- VLIW's primarily depend on the compiler for branch prediction
- □ The compiler predicts memory bank references to help minimize memory bank conflicts

CSE431 Chapter 4D.23

#### **Speculation in VLIW Cores**

- Speculation is used to allow execution of future instr's that (may) depend on the speculated instruction
  - Speculate on the outcome of a conditional branch (branch prediction)
  - Speculate that a store (for which we don't yet know the address) that precedes a load does not refer to the same address, allowing the load to be scheduled before the store (load speculation)
- What if the speculation was wrong?



- In a VLIW core the compiler inserts additional instructions that check the accuracy of the speculation and provides a fix-up routine to use when the speculation was incorrect
- Ignore and/or buffer exceptions created by speculatively executed instructions until it is clear that they should really occur (i.e., not allowed to change the machine state until you are sure)

CSE431 Chapter 4D.24 Irwin, PSU, 2015

### **VLIW Advantages & Disadvantages**

- Advantages
  - Simpler hardware (potentially less power hungry)
  - Potentially more scalable
    - Allow more instr's per VLIW bundle and add more FUs
- Disadvantages
  - Programmer/compiler complexity and longer compilation times
    - Deep pipelines can be confusing as to what can be handled with forwarding and what needs to be stalled
  - Lock step operation, i.e., on hazard all future issues stall until hazard is resolved
  - Object (binary) code incompatibility
  - Needs lots of program memory bandwidth
  - Code bloat
    - nops are a waste of program memory space
    - Loop unrolling to expose more ILP uses more program memory space as well

CSE431 Chapter 4D.25 Irwin, PSU, 2015

#### **Track Record of VLIWs**

- Started with "horizontal microcode"
- Academic projects
  - Yale ELI-512 [Fisher, '85]
  - Illinois IMPACT [Hwu, '91]
- Commercial attempts
  - Multiflow [Colwell+Fisher, '85] → failed
  - Cydrome [Rau, '85] → failed
  - Motorola, TI, ... embedded (DSP) cores → successful
    - TI TMS320C6000 DSP family
    - Lucent/Motorola StarCoreSC140
  - Intel Itanium [Fisher+Rau, '97] → ??
    - http://en.wikipedia.org/wiki/Itanium
  - Transmeta Crusoe [Ditzel, '99] → mostly failed
    - http://en.wikipedia.org/wiki/Transmeta

CSE431 Chapter 4D.26

Irwin, PSU, 2015

#### **Reminders**

- Next week
  - Exam 1, Tuesday, October 6<sup>th</sup>, 20:15 to 22:15, Location 22 Deike
  - Static SuperScalar (SS) datapaths P&H 4.10 and 6.4 (and my slides)
- Reminders
  - HW3 dropbox closes midnight Oct 1st
  - Quiz 3 dropbox closes midnight Oct 4th
  - · Second (and last) evening exam scheduled
    - Tuesday, November 17, 20:15 to 22:15, Location 22 Deike
    - Please let me know ASAP if you have a conflict !!

CSE431 Chapter 4D.27 Irwin, PSU, 2015